GW5AT-LV15MG132 Bank 2 IOB3A/D02/MI2/LVDS IOB3B/D01/DIN/MISO/MI1/LVDS IOB5A/CCLK/LVDS P5 M0\_CKP P7 M0\_CKN M0\_D0P M0\_D0N M0\_D1N M0\_D1N M0\_D1N M0\_D1N M0\_D1N M0\_D2N M0\_D2N M0\_D3N M0\_D3N M0\_D3N IOB5B/MCS\_N/LVDS IOB7A/D03/MI3/LVDS U6D IOB7B/D00/MOSI/MI0/LVDS B3 C3 B6 C6 B8 C8 B12 C12 Q0\_LN0\_RXP\_I Q0\_LN0\_RXM\_I Q0\_LN1\_RXP\_I Q0\_LN1\_RXM\_I Q0\_LN2\_RXP\_I Q0\_LN2\_RXM\_I Q0\_LN3\_RXP\_I Q0\_LN3\_RXM\_I Bank 3 IOL29ADONELVDS
IOL29BRECONFIG NILVDS
IOL31AGCLRT SMODELIA/DS
IOL31AGCLRT SMODELIA/DS
IOL31AGCLRT SMODELIA/DS
IOL31AGCLRT AIPLL T MILPLL T FB0CSO B/DOUT/SCLL/DS
IOL38AGCLRT AIPLL T MILPLL T FB0CSO B/DOUT/SCLL/DS
IOL38AGCLRT SOIL VDS
IOL38ADON/SISOIL/DS FIĞ N >> F\_CLK >>-C1 M1\_D08
D1 M1\_D08
F1 M1\_D0C
G1 M1\_D1A
F2 M1\_D1C
M1\_D1C
M1\_D1C
M1\_D1C
M1\_D1C
M1\_D2A
M1\_D2C A8 Q0\_REFCLKP\_0 Q0\_REFCLKM\_0 Q0\_REFCLKP\_1 Q0\_REFCLKM\_1 IOL35B/D05/SSPI\_CS\_N/LVDS GW5AT-LV15-MG132 PE 10022AGGIKT / YUUNL. 1907 BERGEN B GW5AT-LV15-MG132 GW5AT-LV15-MG132 R12\_\_ VCCIO2 Flash TCK << 4 VCCIO4 Q0\_VDDT0P9 B4 Q0\_VDDT\_LN0/1/2/3 Q0\_VDDT0P9 C7
Q0\_VDDHA1P8 C7
Q0\_VDDHA
Q0\_VDDHA VCCIO1 K12 VCCIO1 TDI ≪ JTAG 6 6 VSS VSS VSS VSS VSS VSS VSS VSS VSS TDO>> 4.7uF Z 7 8 8 VCCIO2 M1\_VDDA0P9 E2 M1\_VDDA\_LN0/M1\_VDDA\_LN1/M1\_VDDA\_LN2 VCCIO3 M4 VCCIO3 QSPI\_MCS\_N ÷ M\_VDDX C2 M0\_VDDX/M1\_VDDX VCCIO4 F3 VCCIO4 2 DO QSPI\_MISO QSPI MI3 HOLD M0\_VDDA0P9 | M5 M0\_VDDA VCCX VCCX VCCX VCCX 3 WP QSPI\_MI2 QSPI\_CCLK -Vccx QSPI\_MOSI 1 101 DI VCCIO4 GW5ATJ V15JMG132 VQPS L12 VQPS1P8 SPI Flash VCC 5 2 GND VCC\_REG F12 \_\_\_VCC\_REG IO3 4 \*External Flash, used to 3 IO2 DPHY\_VDD12 M7 \_\_\_\_DPHY\_VDD1P2 store downloaded programs \*JTAG download section GW5AT-LV15-MG132 READY >> R17 4.7K VCCIO2  $\star$ Configurable detection section RECONFIG\_N ( R18 4.7K VCCIO3 Q0\_VDDT0P9 M1 VDDA0P9 M VDDX M0 VDDA0P9 VQPS1P8 VCC REG DPHY VDD1P2 \*Configuration reset section C53 C46 C47 C48 C52 C44 C45 C54 C55 C56 C58 C59 C60 C61 C62 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 100uF 10uF 1uF 1uF 0.1uF 100uF 10uF 1uF 0.1uF 0.1uF 0.1uF 0.1uF 0.1uF 100uF 10uF R19 4.7K VCCIO3 MODE0 << MODE1 ( R20 1K VCCIO2 VCCIO4 VCC0P9 VCCX \*Configuration mode signal selection C63 C64 C65 C66 C67 C68 C69 C70 C71 C72 C73 C74 C75 C79 C80 C81 C82 C83 0.1uF R21 VCCIO3 R22 1K LED2 /// \*Configuration completed detection section Notes: 1.F CLK signal is an external input clock signal. It is recommended that F\_CLK signal be provided through an active oscillator crystal. 2.External Flash memory is used to store downloaded programs. 3.It is recommended that add an ESD protection chip to the JTAG download circuit. 4.VCC core voltage requires a large current, so it is recommended to supply power separately. 5. The MODE pin is the GowinCONFIG configuration mode selection signal.

3

5